

Journal of Electrical and Computer Engineering Innovations (JECEI)

Journal homepage: http://www.jecei.sru.ac.ir



## Research paper

# A Novel Low-Power FPGA-based 1-1 MASH ΔΣ Time-to-Digital Converter Employing one Counter for both Stages

## A. Mouri Zadeh Khaki<sup>1</sup>, E. Farshidi<sup>1,2,\*</sup>, K. Ansari Asl<sup>1,2</sup>

<sup>1</sup>Department of Electrical Engineering, Mahshahr Branch, Islamic Azad University, Mahshahr, Iran. <sup>2</sup>Department of Electrical Engineering, Faculty of Engineering, Shahid Chamran University of Ahvaz, Ahvaz, Iran.

## Article Info

Article History:

Received 18 July 2018 Reviewed 04 September 2018

Revised 28 February 2019

Accepted 30 May 2019

Delta-sigma modulation

Multi-stage-noise-shaping

Gated Switched-Ring Oscillator

<sup>\*</sup>Corresponding author's Email

Keywords:

(GSRO)

(MASH)

(VCO)

Address:

Oversampling

Voltage-Controlled

farshidi@scu.ac.ir

## Abstract

**Background and Objectives:** Beside acceptable performance, power consumption and chip area are important issues in embedded systems that should be taken into consideration.

**Methods:** In this paper, a novel continuous-time 1-1 MASH  $\Delta \Sigma$  Time-to-digital converter (TDC) is presented. Since the proposed design utilizes 12-bit quantizer based on Gated Switched-Ring Oscillator (GSRO) for both stages, it has been implemented all-digitally. By using a novel structure, only one multi-bit counter is employed for both stages, therefore the required hardware for implementation of this work is much less than conventional TDCs. As a result, complexity, chip area and power consumption would decrease considerably.

**Results:** We implemented the proposed design prototype on an Altera Stratix IV FPGA board. Measured results demonstrate that although this work uses less complex architecture in comparison with previous works, it provides appropriate performance such as 60.7 dB SNR within 8 MHz signal bandwidth at 400 MHz sampling rate while consuming 2.79 mW.

**Conclusion:** Experimental results reveals suitability of the proposed TDC to be incorporated in fast and accurate applications such as ADPLLs and high-resolution photoacoustic tomography. Also, by adjusting the proposed novel structure with more stages higher order of noise-shaping can be attained to enhance SNR and time-resolution further.

©2019 JECEI. All rights reserved.

## Introduction

Time-to-digital converters (TDCs) are basically used to measure a time interval which serves an important role in many applications such as photoacoustic tomography [1], Time-of-Flight (ToF) systems [2], frequency synthesizers [3], [4] and all-digital phaselocked loops (ADPLLs) [5]. So far, various architectures have been proposed which had been trying to improve performance critical parameters of TDCs such as SNR, dynamic range, resolution and bandwidth [6]-[13]. Due to operating in Nyquist rate, the mentioned parameters higher than that of their oversampling counterparts are

Oscillator

not achievable by those architectures. Recently, trends to  $\Delta \Sigma$  TDCs have been increased

owing to their inherent property of noise-shaping. In the meantime, Voltage-domain  $\Delta \Sigma$  TDCs which are commonly implemented using analog circuitries have been introduced [14], [15]. But, time-domain  $\Delta \Sigma$  TDCs comprising of digital components such as multi-bit counter and ring oscillator [16], [17] are better choices to benefit from CMOS process scaling. However, limitation of oversampling ratio (OSR) and noise-shaping order prevents these architectures to achieve fine time-resolution. Even though multi-stage noise-shaping

(MASH) TDCs can be formed by cascading identical ring oscillator-based TDCs to obtain finer time-resolution, but discrepancy in oscillators operating frequency leads to systematic error that puts a burden of calibration unit on designer to diminish the error [18]. Reference [19] has presented a 1-1 MASH TDC based on GSRO that can achieve a fine time-resolution while it does not need calibration. By increasing the order of noise-shaping, inband noise power can be decreased. Therefore, a thirdorder MASH  $\Delta \Sigma$  TDC by cascading three GSRO-TDCs and a fourth-order  $\Delta \Sigma$  TDC by increasing the loop order using time-domain error-feedback filter have been introduced in [20] and [21], respectively. Although High-order  $\Delta \Sigma$ TDCs can demonstrate higher SNR, but they require stringent design considerations, more implementing hardware and hence consume more power and chip area. In [22], a multirate second-order  $\Delta \Sigma$  GSRO-TDC has been proposed. Taking advantage of high-speed FPGA board, it utilizes higher operating frequencies for GSROs and sampling clocks. In addition, it employs multirating technique to improve performance further. As a result, it achieves finer time-resolution and higher SNR. Yet, it can be modified to attain a less complex structure in order to reduce power consumption and chip area. With the advent of high-performance FPGA chips and scaling of CMOS technology, fast and accurate FPGA-based and application specific integrated circuit (ASIC) TDCs have been introduced [23]-[27]. However, advantages of FPGAs attract some of all-digital TDC designers. On the one hand ASIC implementation takes advantage of design optimization, but on the other hand the main benefit of FPGA implementation is flexibility which allows designer to provide a programmable design that can be tailored for a vast range of applications.

In this paper, a novel FPGA-based 1-1 MASH  $\Delta\Sigma$  GSRO-TDC is presented. Also, operation principle and FPGA implementation are described in detail. Although this work reveals lower complexity rather state-of-the-art TDCs by employing only one multi-bit counter for both stages, it can achieve acceptable SNR and bandwidth while providing fine time-resolution and superior dynamic range and Figure-of-Merit (FoM).

This paper is organized as follows. A background of MASH  $\Delta \Sigma$  GSRO-TDCs is presented in Section 2. The operation principle and implementation details of the proposed all-digital second-order  $\Delta \Sigma$  TDC are described in Section 3 and Section 4, respectively. The measured results of the prototype TDC are discussed in section 5. Finally, conclusions are drawn in Section 6.

## MASH $\Delta \Sigma$ GSRO-TDC

Inherent property of noise-shaping is the main reason for popularity of  $\Delta \Sigma$  TDCs. In addition, by utilizing higher noise-shaping order the noise power in band of interest can be lowered [28]. Thus, higher noise-shaping order is of interest. By adding more stages or incrementing loop order, the order of noise-shaping can be increased but both manners result in more complexity, power consumption and chip area. Therefore, in designing  $\Delta \Sigma$  TDCs a trade-off between performance and complexity is inevitable. Hence, to achieve acceptable performance, first, the proper order of noise-shaping must be chosen carefully, then improvement of critical specifications of TDC must be maximized. To develop the idea of the proposed structure, this section provides the theoretical background of  $\Delta \Sigma$  GSRO-TDCs. We use [19] as our benchmark to describe this theoretical background.

As noted previously, phase-domain quantization error leakage caused by frequency difference between two SROs degrades performance of a 1-1 MASH SRO-SRO TDC so that it cannot achieve second-order noise shaping properly. This problem can be solved by exploiting a SRO with phase-holding gates added to its supply and ground (SG) that is called GSRO. Keeping phase properly in GSRO suppresses leakage perfectly. Fig. 1 depicts the operation principle of a GSRO. As can be seen, GSRO acts as a Switched-Ring Oscillator (SRO) when the gates are closed and holds its phase when the gates are open. Generally, GSRO has three operating frequencies:  $f_{max}$ ,  $f_{min}$  and 0. The block diagram of the 1-1 MASH GSRO-TDC introduced in [19] where two identical GSROs are exploited in the first and second stages, and also the detailed operation principle of that are shown in Fig. 2 and Fig. 3, respectively. The time interval between Start and Stop pulses (IN) is applied to the TDC using an on-chip pulse generator (PulseGen). GSRO1 is configured as an SRO by closing its SG gates. For controlling the SG gates of the GSRO2 and synchronization between GSROs, QEGen produces the pulses of first stage quantization error  $(Q_1)$  and frequency synchronization  $(Q_{IN})$  each cycle using IN, CLK, and output of the GSRO1 (Y<sub>1</sub>).

As shown in Fig. 3, benefiting from this approach oscillation frequency of GSRO1 and GSRO2 are the same during sampling period. By comparing output relationships of SRO-TDC and TDC using GSRO, we clarify superiority of GSRO-TDC in quantization error leakage elimination. The z-domain SRO-TDC output is given by:

$$2\pi D_{OUT} = z^{-1} D_1 - (1 - z^{-1}) D_2$$
(1)  
=  $z^{-1} \phi_{SRO1} - z(1 - z^{-1})^2 \phi_{Q2}$ 

$$+(1-z^{-1})(1-\frac{\phi_{SRO2}}{\phi_{O1}})\phi_{Q1}$$
(2)

where the first stage quantization error in phase-domain and the second stage phase change are expressed as:

$$\phi_{Q1} = 2\pi \int_{T_{Q1}} f_{SRO1} dt \tag{3}$$

$$\phi_{SRO2} = 2\pi \int_{T_S} f_{SRO2} dt.$$
(4)

Nonetheless, when we exploit GSRO2 in the second stage, the GSRO2 phase change ( $\phi_{GSRO2}$ ) can be given by:

$$\phi_{GSRO2}[n] = 2\pi \int_{T_S} f_{GSRO2} dt$$
$$= 2\pi \int_{T_{QI[n]}} f_{GSRO2} dt = \phi_{QI}[n].$$
(5)

From (5), it can be said that equality of (3) and (4) caused by using a GSRO in the second stage results in leakage suppression effectively. Hence, GSRO-TDC can achieve second-order noise shaping properly without gain calibration in contrast to SRO-SRO TDC [19].



Fig. 1: (a) Block diagram of a GSRO and (b) waveforms [22].



Fig. 2: 1-1 MASH  $\Delta \Sigma$  GSRO-TDC architecture [19].



Fig. 3: Detailed operation principle of the 1-1 MASH GSRO-TDC [22].

It is worth noting that as a residue pulse is required

every cycle to accomplish second-order noise-shaping, designer must set frequency of the GSRO higher than sampling frequency ( $f_s$ ) to guarantee existing minimum of one rising edge withing a period of sampling. So, we can say that operating frequency of GSRO puts a limitation on OSR in GSRO-TDC.

In this work,  $f_{min}$  and  $f_{max}$  of GSROs are set at 2 GHz and 4 GHz, respectively which indicates 2 and 1.6 times increase rather their counterpart in [19]. As a result, we can set  $f_5$  up to 2 GHz in this work that allows higher OSRs and achieving time-resolution below 0.5 ps. Moreover, by designing a novel structure, we propose a new 1-1 MASH  $\Delta\Sigma$  TDC in which only one multi-bit counter is employed for quantizing the output of both stages simultaneously that leads to reduction of implementing hardware of a second-order  $\Delta\Sigma$  GSRO-TDC and subsequently its power consumption.

#### **Proposed Novel Structure**

As described in previous section, SRO–GSRO architecture can mitigate leakage significantly. Nevertheless, the main remaining problem is large amount of implementing hardware which causes more complexity and power consumption. In this work, we propose a novel structure to overcome this problem.

The block diagram of the proposed design is shown in Fig. 4. As shown, the main idea is exploiting only one multi-bit counter for both stages rather than one multi-bit counter for each stage. Therefore, by using a few digital logic gates the required hardware for implementing the second-order  $\Delta \Sigma$  TDC decreases remarkably. So, it should be noted that, this work focuses on reducing complexity of SRO–GSRO second-order  $\Delta \Sigma$  TDC by optimizing architecture design using a novel structure described in this section.

As shown in Fig. 4, in order to employ only one multibit counter for both stages their output  $(Y_1 \text{ and } Y_2)$  are merged and fed to the only multi-bit counter used in the proposed TDC. We use a simple XOR gate to merge the pulses of  $Y_1$  and  $Y_2$ . According to XOR truth table, the output is HIGH (i.e. logical 1) when inputs are different from each other. So, when one of  $Y_1$  and  $Y_2$  are 1 and another is 0, the XOR output  $(Y_M)$  is 1. Therefore, we can see in Fig. 5 that the rising edges number of  $Y_M$  is equal to sum of the rising edges number of Y<sub>1</sub> and Y<sub>2</sub>. The only error is made when the rising edges of both pulses occur simultaneously. To avoid the mentioned error, as depicted in Fig. 6, pulses of  $Y_2$  are delayed, so that the rising edges of Y<sub>2</sub> occur at falling edges of Y<sub>1</sub>. Hence, it would be guaranteed to avoid any coincidence of  $Y_1$  and Y<sub>2</sub> rising edges. As mentioned above, Y<sub>M</sub> are fed to multibit counter and it counts the number of rising edges. To extract the count number of  $Y_1$  (CNT<sub>1</sub>) and  $Y_2$  (CNT<sub>2</sub>) from the aggregate counted number  $(CNT_A)$ , we have proposed a novel solution described as follows.



Fig. 4: Block diagram of the proposed 1-1 MASH TDC.

Since  $f_{max}$  and  $f_{min}$  of GSROs are specified, the number of rising edges belong to them are determined as well. Thus, we can use below algorithm to distinguish the number of  $CNT_1$  and  $CNT_2$ .

 $\begin{cases} If CNT_A > CNT_{max} then \\ CNT_2 = CNT_A - CNT_{max} \\ Elseif CNT_A < CNT_{max} & \& CNT_A > 2 CNT_{min} then \\ CNT_2 = CNT_A - CNT_{min} \\ CNT_1 = CNT_A - CNT_2 \end{cases}$ 

where  $CNT_{max}$  and  $CNT_{min}$  are the number of rising edges of Y<sub>1</sub> when GSRO operates at  $f_{max}$  and  $f_{min}$ , respectively.

The above algorithm is accommodated in distinction block (Fig. 4) to distinguish the number of  $CNT_1$  and  $CNT_2$ from CNT<sub>A</sub>. According to the algorithm, it can be inferred that distinction block consists of a simple comparator and subtractor while a 12-bit quantizer which is saved in this work comprises of a 12-bit counter, two registers and a subtractor. It is clear that the latter consumes much more power compared with the first. The only condition that must be held so that we can incorporate the above algorithm is  $CNT_2 < CNT_{min}$ . As described in section 2, since SG gates of GSRO1 are always closed and it acts as a SRO, it operates even in LOW (i.e. logical 0) state of input signal (IN) while GSRO2 is enable only when  $Q_{EN}$  comes. As can be seen in Fig. 3, before  $CNT_2$ can exceed CNT<sub>min</sub>, Q<sub>EN</sub> disappears and GSRO2 is disabled. Hence, the mentioned condition is always held.





A related point to consider is that as this work utilizes a modified structure,  $CNT_1$  and  $CNT_2$  are fed to digital cancellation filter (DCF) rather than  $D_1$  and  $D_2$  in [17] to obtain digital output of TDC ( $D_{OUT}$ ). But, distinction block produces  $CNT_1$  and  $CNT_2$  so that they can be considered as counterparts of  $D_1$  and  $D_2$  in [17]. Thus, similar to conventional  $\Delta \Sigma$  TDCs, signal transfer function (STF) of the second stage ( $z^{-1}$ ) and NTF of the first stage ( $1 - z^{-1}$ ) filter  $CNT_1$  and  $CNT_2$ , respectively in DCF. Eventually,  $D_{OUT}$ is attained by subtraction of  $CNT_2$  from  $CNT_1$  that can be written as:

$$D_{OUT} = z^{-1}CNT_1 - (1 - z^{-1})CNT_2$$
  
=  $\frac{1}{2\pi}(\phi_{Q1}(z) - z(1 - z^{-1})^2\phi_{GSRO2}(z))$  (6)

It is obvious from (6) that the proposed  $\Delta \Sigma$  TDC achieves second-order noise-shaping as expected. Also, another positive aspect of this work is taking advantage of all-digital designing and implementing on high-performance Altera Stratix IV FPGA board which allow us on-chip implementation of DCF incorporating built-in logic and arithmetic units of FPGA board.



Fig. 6: Delaying rising edge of  $Y_2$  to prevent error, (a) schematic of delay generator unit, (b) timing diagram.

In order to verify operation of the proposed TDC the timing diagram of that in several conditions is shown in Fig. 7. First, at 100 MHz fc and 200 MHz  $f_s$ , input pulses with 1 ns and 4 ns time intervals are applied to the proposed TDC (Figs. 7(a) and (b)).



Fig. 7: Timing diagram of the proposed 1-1 MASH TDC. (a)  $f_s$  = 200 MHz with  $T_{IN}$  = 1 ns, (b)  $f_s$  = 200 MHz with  $T_{IN}$  = 4 ns, (c)  $f_s$  = 400 MHz with  $T_{IN}$  = 1 ns, (d)  $f_s$  = 400 MHz with  $T_{IN}$  = 2 ns.

As can be seen,  $Q_{EN}$  and  $Q_{IN}$  are generated every cycle to enable GSRO2 and synchronize its operating frequency with GSRO1. So, it can be surmised that any phase-domain quantization error leakage caused by frequency difference between GSROs can be removed efficiently by this approach that results in achieving second-order noise-shaping perfectly. Another case with 200 MHz fc and 400 MHz  $f_s$  has been provided to assert high-frequency operation of the proposed design. Figs. 7(c) and (d) illustrate the timing diagram of this case for 1 ns and 2 ns input intervals. It is evident from Fig. 7 that the proposed TDC is proved to be a reliable 1-1 MASH  $\Delta\Sigma$  TDC that can operate accurately in precise applications such as frequency synthesizers, ADPLLs and range finders. Also, as this work benefits from highperformance Altera Stratix IV FPGA board, it utilizes operating frequencies for GSROs higher than their counterpart in state-of-the-art  $\Delta \Sigma$  GSRO-TDCs that allows us to take advantage of higher OSR to gain finer time-resolution. Moreover, unlike other works no external source is needed to provide  $f_s$  for TDC operation since built-in clock circuitries of Altera Stratix IV FPGA board provide it properly. Thus, we can claim that the proposed design not only reduces the implementing hardware benefiting from a novel structure, but also facilitates measurements by removing the need of applying  $f_s$  to TDC using discrete sources.

### **Implementation Details**

#### A. Sampling Clock and GSRO

Implementing the proposed design on an efficient FPGA board is a remarkable advantage of this work that allows utilizing built-in oscillator and PLLs of FPGA board to establish required clocks for TDC operation. Hence, we incorporate built-in 100 MHz crystal oscillator and PLLs of the FPGA board to extract different clocks ( $f_{51}$ =200 MHz,  $f_{52}$ =400 MHz,  $f_{min}$  and  $f_{max}$ ). The method of generating different clocks in the proposed TDC is shown in Fig. 8(a) intuitively. As illustrated,  $f_{51}$ ,  $f_{52}$ ,  $f_{min}$  and  $f_{max}$ , are obtained by multiplying 100 MHz input clock by 2, 4, 20 and 40, respectively. Also, to emulate GSROs we have designed a control unit using simple logic gates (Fig. 8(b)) such that if  $Q_{EN}$  is 0, for each state of  $Q_{IN}$  Y is 0. When  $Q_{EN}$  is 1 but  $Q_{IN}$  is 0 output is  $f_{min}$ . If both  $Q_{EN}$  and  $Q_{IN}$  are 1 the unit passes  $f_{max}$  to the output.

#### B. Inter-Stage Synchronizer (IntS Sync)

Accurate operation of 1-1 MASH  $\Delta \Sigma$  GSRO-TDC demands a unit to synchronize operating frequency of two GSROs to prevent leakage. For this purpose, IntS Sync (Fig. 4) is exploited in the proposed TDC to produce  $Q_{EN}$  and  $Q_{IN}$  every cycle which performs synchronization as appropriated. Figs. 9(a) and (b) show the block diagram and timing diagram of this unit. As shown, this unit consists of an edge-sensitive pulse generator (ESPG), two DFFs and two AND gates. Fig. 9(c) depicts the schematic of ESPG. This block is used to produce a pulse with the width of interval between rising edges of Start

and Stop pulses. The resulted  $Q_{EN}$  is fed to GSRO2 to enable it. It should be mentioned that if this pulse is narrower than rising time of the ESPG it would be ignored. Therefore, as switching time of GSRO gates is limited, a narrow  $Q_{EN}$  leads to deadzone problem which declines the performance of the proposed TDC. However, the remedy of this problem is adding a static offset of  $2\pi$  to  $Q_{EN}$  using *DFF2*. DCF removes this offset to prevent degradation of proficiency of the proposed 1-1 MASH  $\Delta\Sigma$  TDC [19].



Fig. 8: (a) Utilizing built-in 100 MHz Oscillator in the proposed TDC to generate required clocks, (b) control unit for emulating GSRO.

#### C. The 12-bit Quantizer

As mentioned in section 2, on the one hand setting  $f_s$ lower than  $f_{min}$  guarantees a residue pulse to be occurred each cycle, but on the other hand being  $f_{min}$  greater than  $f_s$  may lead to occurring a number of rising edges during a sampling period which demands employing a multi-bit quantizer rather than a one-bit quantizer. In this way, we exploit built-in counters and logic components of the FPGA board to build a 12-bit quantizer to quantize  $Y_1$  and  $Y_2$  every cycle. It is noteworthy that quantization using such number of bits results in a finer time-resolution in comparison with previous works, although this work employs less hardware taking advantage of a novel structure. However, coinciding the reset time of counter with rising edge of  $f_s$  is an error that must be avoided during operation of 12-bit quantizer [29]. Nevertheless, this error can be avoided by employing the delaying unit shown in Fig. 6(a) again to postpone rising edge of  $f_s$  after complete transition of counter output ( $CNT_{out}$ ).



Fig. 9: Inter-stage synchronizer (IntS Sync), (a) block diagram,(b) timing diagram, (c) edge sensitive pulse generator (ESPG) implementation.

#### **Results and Discussion**

We implemented the prototype TDC on an Altera Stratix IV FPGA development board. Input pulses ( $T_{IN}$ ) are applied to general purpose I/O (GPIO) port of FPGA board and digital output ( $D_{OUT}$ ) is obtained from the same port. Regarding the I/O standard of Altera Stratix IV FPGA board, 3 V 1 MHz input pulses provided by a function generator (Siglent SDG 1050) are applied to the proposed TDC to attain the output spectrum. Then, a mixed-domain oscilloscope (Tektronix MDO 4104) with a Hann window captures 100-k samples. Finally, MATLAB is used for post-processing of samples. Fig. 10 illustrates the measurement setup for the prototype TDC. To demonstrate achieving second-order noise-shaping

dynamic test was induced to the proposed design and measured output spectrum at 100 MHz  $f_c$  and 200 MHz  $f_s$  is shown in Fig. 11(a). As can be seen, In spite of the fact that the proposed design employs only one counter for both stages, it achieves second-order noise-shaping appropriately and yields 57.5 dB SNR within 8 MHz bandwidth in this case. After the assurance of obtaining second-order noise-shaping we increase sampling clock to improve SNR.



Fig. 10: The measurement setup for the prototype of the proposed TDC.

Fig. 11(b) shows the output spectrum of the proposed TDC at 100 MHz  $f_c$  and 400 MHz  $f_s$ . As expected, by 2 dB enhancement compared with previous case the measured SNR within 8 MHz bandwidth was 59.5 dB. Moreover, multiplication of  $f_c$  results in SNR enhancement even for the same OSR [19]. Thus, to investigate the effect of increasing  $f_c$  we examined the prototype of the proposed TDC at 200 MHz  $f_c$  and 400 MHz  $f_s$ . The measured output spectrum in this condition is shown in Fig. 11(c) which reveals 60.7 dB SNR (a gain of 1.2 dB) that translates to 9.79 effective number of bits (ENOB) and 0.28 ps time-resolution. From Fig. 11(b) and (c), it is clear that increasing  $f_c$  leads to SNR improvement even if OSR remains unchanged.





Fig. 11: Measured output spectrum of the second-order proposed TDC, (a) fS = 200 MHz and fC = 100 MHz, (b) fS = 400 MHz and fC = 100, (c) fS = 400 MHz and fC = 200.

The core of Altera Stratix IV FPGA board consumes 2.21 mW at 100 MHz  $f_c$  and 200 MHz  $f_s$ . Increasing the sampling frequency enhances time-resolution, SNR and FoM at the price of consuming 0.58 mW more power (2.79 mW core power consumption at 200 MHz  $f_c$  and 400 MHz  $f_s$ ) owing to more switching of GSROs. Also, increasing  $f_c$  causes an excessive power consumption due to more ON time of GSROs.

Table 1: Performance summary and comparison with other state-of-the art  $\Delta \Sigma$  TDCs

| $ \begin{array}{cccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                            | [26] | [25] | [24] | [19] | [22]              | This wor          | k                 |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------|------|------|------|------|-------------------|-------------------|-------------------|
| $\begin{array}{cccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Process<br>(nm)                                            | 40   | 40   | 40   | 65   | 40<br>FPGA        | 40<br>FPGA        |                   |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Shaping<br>order                                           | 4    | 3    | 3    | 2    | 2                 | 2                 |                   |
| $ \begin{array}{c c c c c c c c c c c c c c c c c c c $                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | f <sub>BW</sub> (MHz)                                      | 50.3 | 156  | 50.5 | 4    | 9.6               | 8                 |                   |
| $ \begin{array}{cccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | T <sub>range</sub> (ns)                                    | N/A  | N/A  | N/A  | 4    | 4.5<br>400        | 4.5               |                   |
| DR (dB)         76.8         70         68.2         79.6         86.2         84.4         85.6           T <sub>int,rms</sub><br>(f <sub>5,rms</sub> ) <sup>1</sup> N/A         N/A         N/A         148         78         95.5         83           SNR (dB)         75.8         66.6         68         N/A         61.02         57.5         60.7           Resolution<br>(ps) <sup>2</sup> N/A         N/A         N/A         0.51         0.27         0.33         •.*8           Power<br>(mW)         43         233         19         6.72         7.84 <sup>3</sup> 2.21 <sup>3</sup> 2.79 <sup>3</sup> | f <sub>s</sub> (MHz)                                       | 1000 | 5000 | 3000 | 400  | -<br>1600         | 200               | 400               |
| Tint,rms<br>(fs,rms) <sup>1</sup> N/A         N/A         N/A         148         78         95.5         83           SNR (dB)         75.8         66.6         68         N/A         61.02         57.5         60.7           Resolution<br>(ps) <sup>2</sup> N/A         N/A         N/A         0.51         0.27         0.33        *8           Power<br>(mW)         43         233         19         6.72         7.84 <sup>3</sup> 2.21 <sup>3</sup> 2.79 <sup>3</sup>                                                                                                                                        | DR (dB)                                                    | 76.8 | 70   | 68.2 | 79.6 | 86.2              | 84.4              | 85.6              |
| SNR (dB)         75.8         66.6         68         N/A         61.02         57.5         60.7           Resolution<br>(ps) <sup>2</sup> N/A         N/A         N/A         0.51         0.27         0.33        *8           Power<br>(mW)         43         233         19         6.72         7.84 <sup>3</sup> 2.21 <sup>3</sup> 2.79 <sup>3</sup>                                                                                                                                                                                                                                                               | T <sub>int,rms</sub><br>(f <sub>s,rms</sub> ) <sup>1</sup> | N/A  | N/A  | N/A  | 148  | 78                | 95.5              | 83                |
| Resolution<br>(ps) <sup>2</sup> N/A         N/A         N/A         0.51         0.27         0.33         •.*8           Power<br>(mW)         43         233         19         6.72         7.84 <sup>3</sup> 2.21 <sup>3</sup> 2.79 <sup>3</sup>                                                                                                                                                                                                                                                                                                                                                                        | SNR (dB)                                                   | 75.8 | 66.6 | 68   | N/A  | 61.02             | 57.5              | 60.7              |
| Power 43 233 19 6.72 7.84 <sup>3</sup> 2.21 <sup>3</sup> 2.79 <sup>3</sup> (mW)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Resolution<br>(ps) <sup>2</sup>                            | N/A  | N/A  | N/A  | 0.51 | 0.27              | 0.33              | ۰.۲8              |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Power<br>(mW)                                              | 43   | 233  | 19   | 6.72 | 7.84 <sup>3</sup> | 2.21 <sup>3</sup> | 2.79 <sup>3</sup> |
| FoM (dB) <sup>4</sup> 167         158         162         167         177         179         180                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | FoM (dB) <sup>4</sup>                                      | 167  | 158  | 162  | 167  | 177               | 179               | 180               |

<sup>1</sup> Estimated integrated noise ( $\sqrt{Resolution^2/12}$ ).

<sup>2</sup> Estimated resolution ( $T_{int,rms}^{2}$ . 12).

<sup>3</sup> FPGA core power consumption.

<sup>4</sup> FoM = DR + 10 log<sub>10</sub> (Bandwidth / Power) [dB], where

 $DR = 20 \log_{10} (T_{range,rms}/T_{int,rms}).$ 

The performance summary of the proposed 1-1 MASH TDC and a comparison with the state-of-the-art  $\Delta \Sigma$  TDCs has been presented in Table 1. Despite the fact that all previous continuous-time  $\Delta \Sigma$  TDCs utilize one counter for each stage, the proposed novel structure exploits only one multi-bit counter for both stages and subsequently consists of less hardware. However, the proposed TDC incorporating less hardware not only does not show a degraded performance, but also it yields appropriate second-order noise-shaping with acceptable SNR and bandwidth while revealing least power consumption in the table by a dramatic difference in comparison with other works. Moreover, according to the Table 1 there are two points that should be considered. First, although the proposed design provides SNR less than higher order TDCs in [24]–[26] and close to the same order TDC in [22], but taking advantage of optimum all-digital designing and implementation on a high-performance FPGA board it represents superior power consumption and FoM over them. Second, this low amount of difference in SNR of this work and the state-of-the-art  $\Delta \Sigma$  TDCs is promising that by modifying the proposed novel structure and adjusting it with more stages we can expect a high-order  $\Delta \Sigma$  TDC that shows higher SNR, dynamic range and fine time-resolution without consuming a considerable power.

## Conclusion

A  $\Delta \Sigma$  GSRO-TDC with second-order noise-shaping has been introduced in this paper. We have proposed a novel structure to decrease implementing hardware and hence chip area and power consumption. In the proposed structure we employ only one multi-bit counter for both stages. Implementation of the proposed TDC prototype is performed on an Altera Stratix VI FPGA board and proved to be suitable for different applications such as ToF systems and ADPLLs. Although the main concentration of this work is on design optimization of a  $\Delta \Sigma$  TDC to show less complexity, the measured results demonstrate that this work provides acceptable performance, say 60.7 dB SNR within 8MHz bandwidth at 400 MHz sampling frequency and 180 dB FoM while consuming 2.79 mW. Finally, it should be noted that by adjusting the proposed novel structure with more stages higher order of noise-shaping can be attained to enhance SNR and time-resolution further.

## **Author Contributions**

A. Mouri Zadeh Khaki and E. Farshidi conceptualized the research. A. Mouri Zadeh Khaki designed the experiments and collected the data. A. Mouri Zadeh Khaki carried out the data analysis. E. Farshidi and K. Ansari Asl validated the results. A. Mouri Zadeh Khaki wrote the manuscript. E. Farshidi and K. Ansari Asl reviewed and edited the manuscript.

### Acknowledgment

The authors would like to thank Institute of Microengineering and Nanoelectronics (IMEN), University Kebangsaan Malaysia (UKM) for FPGA board and measuring devices.

## **Conflict of Interest**

The author declares that there is no conflict of interests regarding the publication of this manuscript. In addition, the ethical issues, including plagiarism, informed consent, misconduct, data fabrication and/or falsification, double publication and/or submission, and redundancy have been completely observed by the authors.

## **Abbreviations**

| TDC                       | Time to digital converter                     |  |  |
|---------------------------|-----------------------------------------------|--|--|
| SRO                       | Switched-ring oscillator                      |  |  |
| GSRO                      | Gated swithched-ring oscillator               |  |  |
| FPGA                      | Field programmable gated array                |  |  |
| ToF                       | Time-of-Flight                                |  |  |
| ADPLL                     | All digital phased-locked loop                |  |  |
| SNR                       | Signal-to-Noise ratio                         |  |  |
| FoM                       | Figure of Merit                               |  |  |
| ESPG                      | Edge-sensitive pulse generator                |  |  |
| QEgen                     | Quantization error pulse generator            |  |  |
| ASIC                      | Application specific integrated circuits      |  |  |
| SG                        | Source and ground                             |  |  |
| PulseGen                  | Pulse generator                               |  |  |
| MASH                      | Multi-stage noise-shaping                     |  |  |
| OSR                       | Oversampling ratio                            |  |  |
| ENOB                      | Effective number of bits                      |  |  |
| DR                        | Dynamic range                                 |  |  |
| CLK                       | Clock                                         |  |  |
| fc                        | Input pulse frequency                         |  |  |
| fs                        | Sampling clock frequency                      |  |  |
| $f_{max}$                 | Maximum frequency of GSRO                     |  |  |
| $f_{min}$                 | Minimum frequency of GSRO                     |  |  |
| Q <sub>IN</sub>           | Frequency sync pulse                          |  |  |
| Q <sub>EN</sub>           | Enable pulse of GSRO2                         |  |  |
| <i>Y</i> <sub>1</sub>     | Output pulse of GSRO1                         |  |  |
| Y <sub>2</sub>            | Output pulse of GSRO2                         |  |  |
| D <sub>OUT</sub>          | Digital output code                           |  |  |
| Y <sub>M</sub>            | Merged pulses of $Y_1$ and $Y_2$              |  |  |
|                           |                                               |  |  |
| DLY <sub>2</sub>          | Delayed Y <sub>2</sub>                        |  |  |
| DCF                       | Digital cancellation filter                   |  |  |
| CNT <sub>1</sub>          | Counted number of rising edges of             |  |  |
|                           | the first stage                               |  |  |
| CNT <sub>2</sub>          | Counted number of rising edges of             |  |  |
|                           | the second stage                              |  |  |
| CNT <sub>A</sub>          | Aggregate counted number                      |  |  |
| <b>CNT</b> <sub>max</sub> | Number of rising edges of Y <sub>1</sub> when |  |  |
|                           | GSRO operates at $f_{max}$                    |  |  |

| CNT <sub>min</sub> | number of rising edges of Y <sub>1</sub> when |  |  |  |  |
|--------------------|-----------------------------------------------|--|--|--|--|
|                    | GSRO operates at $f_{min}$                    |  |  |  |  |
| $D_1$              | Digital output of the first stage             |  |  |  |  |
| D <sub>2</sub>     | Digital output of the second stage            |  |  |  |  |
| IntS Sync          | Inter-stage synchronizer                      |  |  |  |  |
| GPIO               | General purpose input/output                  |  |  |  |  |

## References

- M. R. Nasiriavanaki et al., "High-resolution photoacoustic tomography of resting-state functional connectivity in the mouse brain," PNAS, 111(1): 21–26, 2014.
- [2] V. Nguyen, D. Duong, Y. Chung, J.W. Lee, "A Cyclic Vernier Two-Step TDC for High Input Range Time-of-Flight Sensor Using Startup Time Correction Technique," Sensors, 18(11): 3948, 2018.
- [3] A. Hussein, S. Vasadi, J. Paramesh, "A 50–66-GHz Phase-Domain Digital Frequency Synthesizer with Low Phase Noise and Low Fractional Spurs," IEEE J. Solid State Circuits, 52(12): 3329–3347, 2017.
- [4] S. Mahdavi, "A 12 bit 76MS/s SAR ADC with a Capacitor Merged Technique in 0.18µm CMOS Technology," J. Elec. Comput. Eng. Innov., 5(2): 121-130, 2017.
- [5] N. Yan, L. Ma, Y. Xu, S. Chen, X. Liu, J. Xiang, H. Min, "A Low Power All-Digital PLL With -40dBc In-Band Fractional Spur Suppression for NB-IoT Applications," IEEE Access, 7): 7897-7904, 2018.
- [6] P. Lu, Y. Wu, P. Andreani, "A 2.2-ps Two-Dimensional Gated-Vernier Time-to-Digital Converter with Digital Calibration," IEEE Trans. Circuits Syst. II Express Briefs, 63(11): 1019–1023, 2016.
- [7] W. Yu et al., "A time-domain high-order MASH ADC using voltagecontrolled gated-ring oscillator," IEEE Trans. Circuits Syst. I, Reg. Papers, 60, No.4): 856–866, 2013.
- [8] J. S. Kim et al., "A 300-MS/s, 1.76-ps-resolution, 10-b asynchronous pipelined time-to-digital converter with on-chip digital background calibration in 0.13-m CMOS," IEEE J. Solid-State Circuits, 48(2): 516–526, 2013.
- [9] K.S. Kim et al., "A 7 bit, 3.75 ps resolution two-step time-to-digital converter in 65 nm CMOS using pulse-train time amplifier," IEEE J. Solid-State Circuits, 48(4): 1009-1017, 2013.
- [10] K.S. Kim et al., "A 9 b, 1.12 ps resolution 2.5 b/stage pipelined time-to-digital converter in 65 nm CMOS using time-register," IEEE J. Solid-State Circuits, 49, No.4): 1007–1016, 2014.
- [11] Y. H. Seo et al., "A 1.25 ps resolution 8 b cyclic TDC in 0.13 CMOS," IEEE J. Solid-State Circuits, 47(3): 736–743, 2012.
- [12] H. Chung et al., "A 10-Bit 80-MS/s decision-select successive approximation TDC in 65 nm CMOS," IEEE J. Solid-State Circuits, 47(5): 1232–1241, 2012.
- [13] S. Samadigorji, B. Zakeri, M. R. Zahabi, "A-New-Closed-form-Mathematical-Approach-to-Achieve Minimum Phase Noise in Frequency Synthesizers," J. Elec. Comput. Eng. Innov., 2(1): 7-13, 2014.
- [14] M. Gande et al., "A 71 dB dynamic range third-order TDC using charge-pump," in Proc. IEEE Symp. on VLSI Circuits (VLSIC), Honolulu, HI, USA, 2012.
- [15] B. Young et al., "A 2.4 ps resolution 2.1 mW second-order noiseshaped time-to-digital converter with 3.2 ns range in 1 MHz bandwidth," in Proc. IEEE custom integrated circuits conference (CICC), San Jose, CA, USA, 2010.
- [16] M. Z. Straayer et al., "A multi-path gated ring oscillator TDC with first-order noise shaping," IEEE J. Solid-State Circuits, 44(4): 1089–

1098, 2009.

- [17] A. Elshazly et al., "A 13 b 315 fsrms 2 mW 500 MS/s 1 MHz bandwidth highly digital time-to-digital converter using switched ring oscillators," in Proc. IEEE Int. Solid-State Circuits Conf. Dig. Tech. Papers, San Francisco, CA, USA, 2012.
- [18] T. Konishi et al., "A 61-dB SNDR 700 second-order all-digital TDC with low-jitter frequency shift oscillator and dynamic flipflops," in Proc. IEEE Symp. on VLSI Circuits (VLSIC) Dig. Tech. Papers, Honolulu, HI, USA, 2012.
- [19] W. Yu, K. S. Kim, S. H. Cho, "A 148 fsrms integrated noise 4 MHz bandwidth second-order ∆∑ time-to-digital converter with gated switched-ring oscillator," IEEE Trans. Circuits Syst. I, Reg. Papers, 61(8): 2281–2289, 2014.
- [20] W. Yu, J. W. Kim, K. S. Kim, S. H. Cho, "A Time-domain High-order MASH Δ∑ ADC using Voltage-Controlled Gated-Ring Oscillator," IEEE Trans. Circuits Syst. I, Reg. Papers, 60(4): 856–866, 2013.
- [21] W. Yu, K. S. Kim, S. H. Cho, "A 0.22 psrms Integrated Noise 15 MHz Bandwidth Fourth-Order ΔΣ Time-to-Digital Converter Using Time-Domain Error-Feedback Filter," IEEE Journal of solid-state circuits, 50(5): 1251–1262, 2015.
- [22] A. Mouri Zadeh Khaki, E. Farshidi, S. H. MD Ali, M. Othman, "An FPGA-Based 16-Bit Continuous-Time 1-1 MASH ∆∑ TDC Employing Multirating Technique," Electronics MDPI, 8(11): 1285, 2019.
- [23] S.T. Chandrasekaran, A. Jayaraj, M. Danesh, A. Sanyal, "A Highly Digital Second-Order Oversampling TDC," IEEE Solid State Circuits Letters, 1(5): 114–117, 2018.
- [24] Q. Liu, A. Edward, D. Zhou, J. Silva-Martinez, "A Continuous-Time MASH 1-1-1 Delta–Sigma Modulator with FIR DAC and Encoder-Embedded Loop-Unrolling Quantizer in 40-nm CMOS," IEEE Trans. Very Large Scale Integr. (VLSI) Syst., 26(4): 756–767, 2018.
- [25] M.B. Dayanik, D. Weyer, M.P. Flynn, "A 5GS/s 156MHz BW 70dB DR continuous-time sigma-delta modulator with time-interleaved reference data-weighted averaging," In Proc. Symposium on VLSI Circuits (VLSIC), Kyoto, Japan, 2017.
- [26] A. Edward, Q. Liu, C. Briseno-Vidrios, M. Kinyua, E.G. Soenen, A.I. Karşılayan, J. Silva-Martinez, "A 43-mW MASH 2-2 CT PD Modulator Attaining 74.4/75.8/76.8 dB of SNDR/SNR/DR and 50 MHz of BW in 40-nm CMOS," IEEE J. Solid State Circuits, 52(2): 448–459, 2017.
- [27] H. Li, L. Breyne, J. Van Kerrebrouck, M. Verplaetse, C.Y. Wu, P. Demeester, G. Torfs, "A 21-GS/s Single-Bit Second-Order Delta– Sigma Modulator for FPGAs," IEEE Trans. Circuits Syst. II Express Briefs, 66(3): 482–486, 2019.
- [28] M. Z. Straayer, "Noise shaping techniques for analog and time to digital converters using voltage controlled oscillators," Ph.D. dissertation, MIT, Cambridge, 2008.
- [29] J. Kim et al., "Analysis and design of voltage-controlled oscillator based analog-to-digital converter," IEEE Trans. Circuits Syst. I, Reg. Papers, 57(1): 18–30, 2010.

## **Biographies**



Ahmad Mouri Zadeh Khaki was born in 1989, Ahwaz, Iran. He received B.Sc. and M.Sc. from the Islamic Azad University (IAU) of Iran in 2011 and 2013, respectively. He is currently Ph.D. candidate of electronic engineering at IAU. Since 2014 he has been teaching at IAU. From 2018 he has been working as senior researcher in the Windmax<sup>\*</sup> knowledge-based company. His

favorite fields of research are analog and digital integrated circuits, optical and RF communication, energy harvesting systems and FPGAs. Currently, he is working on  $\Delta \Sigma$  Time to digital converters and renewable energy systems.



**Ebrahim Farshidi** was born in Shoushtar, Iran, in 1973. He received the B.Sc. degree in 1995 from Amir Kabir University, Iran, the M.Sc. degree in 1997 from Sharif University, Iran and the Ph. D. degree in 2008 from electrical engineering at IUT, Iran, all in electronic engineering. He worked for Karun Pulp and Paper Company during 1997–2002. From 2002 he has been with shahid chamran university, Ahvaz, where he is currently Professor of

electrical engineering department. He is author of more than 100 technical papers in electronics and three books. His areas of interest include circuit design for analog integrated circuit, and circuit theories.



Karim Ansari Asl received his BSc degree in Electronic Engineering from Semnan University, Semnan, Iran, in 1995, MSc degree in Biomedical Engineering from Iran University of Science and Technology (IUST), Tehran, Iran, in 1999, and PhD degree in the Biomedical Signal Processing from University of Rennes 1, Rennes, France, in 2005.From 2005 to 2007, he was a post-doctoral fellow at University of Rennes 1 and University of

Geneva. Since 2008, he has been with the Electrical Engineering Department, Shahid Chamran University, of Ahvaz, Ahvaz, Iran. His research interests include artificial intelligence, pattern recognition, biomedical engineering, digital signal, and image processing.

## Copyrights

©2019 The author(s). This is an open access article distributed under the terms of the Creative Commons Attribution (CC BY 4.0), which permits unrestricted use, distribution, and reproduction in any medium, as long as the original authors and source are cited. No permission is required from the authors or the publishers.



#### How to cite this paper:

A. Mouri Zadeh Khaki, E. Farshidi, K. Ansari Asl, "A Novel Low-Power FPGA-based 1-1 MASH  $\Delta\Sigma$  Time-to-Digital Converter Employing one Counter for both Stages," Journal of Electrical and Computer Engineering Innovations, 7(2): 173-182, 2019.

DOI: 10.22061/JECEI.2020.6673.333

URL: http://jecei.sru.ac.ir/article\_1224.html

