

Journal of Electrical and Computer Engineering Innovations (JECEI) Journal homepage: http://www.jecei.sru.ac.ir



#### **Research paper**

# Feasibility of Digital Circuit Design Based on Nanoscale Field-Effect Bipolar Junction Transistor

# A. Shokri, M. Amirmazlaghani\*

Nanoelectronics Lab (NEL), Shahid Rajaee Teacher Training University, Tehran, Iran.

| Article Info                                                                                                          | Abstract                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |
|-----------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Article History:<br>Received 09 January 2022<br>Reviewed 12 March 2022<br>Revised 04 May 2022<br>Accepted 14 May 2022 | <b>Background and Objectives:</b> The Field-effect Bipolar Junction Transistor (FEBJT) is<br>a device with a bipolar junction transistor (BJT) characteristics except that it is<br>designed with standard CMOS technology. Therefore, it can be implemented in<br>nanometer dimensions without the usual restrictions in fabricating the nanoscale<br>BJTs. In addition to the advantages that FEBJT has as a bipolar junction transistor<br>in analog circuits, it can also be used to design digital circuits. Here, we have<br>investigated the canability of FEBIT as the base of a new digital family in |  |  |
|                                                                                                                       | nanometer scales.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |
| Keywords:                                                                                                             | Methods: To do this, we have designed and simulated an inverter logic gate based                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |
| BJT                                                                                                                   | on FEBJT. We have presented this logic gate's static and dynamic assessment                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |
| FET                                                                                                                   | criteria and compared these characteristics with other technologies. Also, a three-                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |
| Inverter                                                                                                              | stage ring oscillator circuit based on FEBJT is designed and presented. A three-                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |
| logic gate                                                                                                            | dimensional ICAD Mixed-Mode simulator has been used for the simulations.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |
| Nanoscale                                                                                                             | frequency are calculated 0.25THz, 38×10 <sup>-17</sup> J, 94uW, and 85GHz, respectively.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |
|                                                                                                                       | demonstrates that this device can be used as the base of new digital circuits and                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |
| *Corresponding Author's Email<br>Address:<br>m.mazlaahani@sru.ac.ir                                                   | can open a doorway to the nanoscale CMOS digital family.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |

This work is distributed under the CC BY license (http://creativecommons.org/licenses/by/4.0/)



#### Introduction

The first semiconductor transistor was built in 1947. This element was called the bipolar junction transistor (BJT) developed by Schokley, Barden, and Brattain at Bell Lab [1]. The BJT has high current gain, high speed, and low input capacitance. With the advent of technology and the shrinking of electronic circuits, the fabrication of BJTs on the nanometer scale faced some restrictions. Reducing the width of the base area to nanometer dimensions was a significant obstacle to making this transistor smaller. MOS Field-Effect Transistors (MOSFETs) were another type of transistor that evolved rapidly, and CMOS technology replaced BJT in many circuits. One of the reasons for the development of CMOS technology was the possibility of manufacturing these elements in nanometer dimensions. Despite the recent advances in field-effect transistors, the specific features of bipolar transistors such as high current gain have led researchers to continue to look for solutions to utilize BJT transistors alongside MOSFETs. To this end, several papers have been presented that attempt to use both transistors at the same time or provide a solution to fabricate a smaller bipolar junction transistor to utilize the powerful features of the BJT transistor in today's small-scale digital industries [2]-[20].

By integrating BJT and CMOS transistors, BiCMOS technology simultaneously uses each of these transistors' special features [2]-[8]. The BJT transistor has been implemented horizontally, allowing for a smaller base area width. Plasma charging and polarity control of

electrodes have been proposed as other methods to avoid the need for silicon doping to create bases, collectors, and emitters in the BJT structure [9]-[17]. Another proposed device is the Field-Effect bipolar junction transistor (FEBJT), which is a BJT that is designed based on the idea of changing the doping level of the semiconductor by the electric field of the gate electrodes [18]-[20]. In other words, this device enables the implementation and fabrication of a BJT transistor with CMOS technology. In FEBJT, a BJT transistor's base, collector, and emitter regions are created using threegate electric fields, called the gate-base, gate-collector, and gate-emitter, respectively. This structure can reduce the width of the BJT transistor to 7 nm. In addition to the analog advantages of FEBJT, this device can turn on and off with the base, emitter, and collector gates [18]-[20]. Therefore, digital electronics can be designed based on FEBJT without the current shrinking of the base electrode in BJT-based digital circuits. What this paper aims to present is to show the feasibility of digital applications for FEBJT.

In this paper, an inverter logic gate, as the base block of the digital family, is simulated and presented. The circuit design and transition characteristic diagrams are examined. The transient state responses of the segment and the times of the ups and downs have also been measured and calculated. Noise calculation at the primary logic gate is also performed and presented.

#### Field-effect Bipolar Junction Transistor (FEBJT)

Fig. 1 shows the schematic of FEBJT. This structure is simulated by the TCAD-3D simulator. Fig. 1(a) is the side view of this element. The design parameters are detailed in Table 1. The structure has three electrodes on the insulator: gate-collector, gate-base, and gate-emitter. It also has three common BJT electrodes: the collector, the emitter, and the base. The base electrode can be on either side of the structure. Fig. 1(b) shows the top view of the structure and the location of the base electrode. By applying a positive voltage to each gate, the n-type region can be formmade on the silicon surface under the gate. Thus, it can be said that the structure is similar to MOSFET, except that the three gates are placed on the oxide instead of one gate [18], [20].

Due to the positive or negative voltage applied to the gates, there are eight modes for the silicon channel under the gates. The eight modes are shown in Table 2. Among the eight possible modes for the transistor channel, mode 3, which creates the npn structure within the channel, which is in accordance with the npn-BJT, is considered as on mode. Mode 6 of this table is considered as OFF mode [18]. Fig. 2 illustrates the circuit schematic of this device. Using this segment, two types of n-channel and p-channel can be designed according to npn and pnp BJTs. The

device is designed based on SOI (Silicon on Insulator) technology. The base width of the proposed FEBJT is considered 20nm. The feature that determines FEBJT's speed and current gain is the size of the base gate, which is 20nm. The mixed-mode module of the ATLAS simulator is used for circuit model extraction. Using this module, the devices can be simulated numerically. A SPICE-like circuit description is provided in the MixedMode module. In other words, after the definition of a new concept device (like FEBJT) in the ATLAS-TCAD 3D simulator, the MixedMode module can extract the library of the new device. Different analog or digital circuits can then be defined in a SPICE-like description.



Fig. 1: (a) Side view of FEBJT. Three gates over a silicon channel induce the channel's emitter, base, and collector area. (b) Top view of the FEBJT structure. GE, GB, and GC are gate-emitter, gate-base, and gate-collector, respectively.



Fig. 2: (a) Circuit schematic model for npn FEBJT, (b) Circuit schematic model for pnp FEBJT.

| Table 1: The | design | parameters | of | FEBJT |
|--------------|--------|------------|----|-------|
|--------------|--------|------------|----|-------|

| Symbol                         | Value                               |
|--------------------------------|-------------------------------------|
| Thickness of Silicon film      | 100nm                               |
| Thickness of buried oxide      | 400nm                               |
| Thickness of gate oxide        | 5nm                                 |
| Width of Structure             | 100nm                               |
| Length of $G_E$ and $G_C$      | 30nm                                |
| Length of G <sub>B</sub>       | 20nm                                |
| Emitter Length                 | 40nm                                |
| Collector Length               | 40nm                                |
| Emitter Doping Concentration   | 1×10 <sup>19</sup> cm <sup>-3</sup> |
| Collector Doping Concentration | 1×10 <sup>18</sup> cm <sup>-3</sup> |
| Channel Doping                 | 3×10 <sup>17</sup> cm <sup>-3</sup> |

Table 2: Possible modes for silicon channels in the FEBJT structure

| STATE | Type of Structure | $V_{\text{GE}}$ | $V_{\text{GB}}$ | $V_{GC}$ |
|-------|-------------------|-----------------|-----------------|----------|
| 1     | n-nnn-n           | +               | +               | +        |
| 2     | n-nnp-n           | +               | +               | -        |
| 3     | n-npn-n           | +               | -               | +        |
| 4     | n-pnn-n           | -               | +               | +        |
| 5     | n-ppn-n           | -               | -               | +        |
| 6     | n-pnp-n           | -               | +               | -        |
| 7     | n-ppn-n           | -               | -               | +        |
| 8     | n-ppp-n           | -               | -               | -        |

#### **Inverter Logic Gate Based on FEBJT**

#### A. Static Characteristics

Fig. 3 shows the designed inverter logic gate using FEBJT. Like CMOS inverter gate, which is designed using two complement n-channel and p-channel MOSFETs, the FEBJT inverter gate is also designed by Table 1: The structural design parameters for FEBJT. Combining two n-channel and p-channel transistors. The voltage applied to the electrodes of this structure is illustrated in Fig. 3.

Table 3 shows how to apply voltage to the device gates to generate the *low* and *high* logic outputs. Important parameters must be considered to check the quality of an inverter gate. The most important of these factors are voltage transient characteristic, output transient mode characteristic, output capacitance, output resistance, Power Delay Product (PDP), and speed [21]-[30]. The voltage transfer characteristic is a graph showing the output voltage changes relative to the input voltage. Fig. 4 shows the transient voltage characteristic of the inverter logic gate circuit with the FEBJT device. The input voltage is swept from -1 to 1 volt to obtain this characteristic. As specified in Table 3, the input voltage is applied to the gate-emitter (GE) and gate-collector (GC). Gate-base (GB) is also biased with VCC (1V).

The values are shown in Fig. 4 are used to calculate the

noise margin.  $V_{OH}$  refers to the maximum output value known as logic 1.  $V_{OL}$  refers to the minimum output value known as logic 0.  $V_{IH}$  refers to the maximum input value known as logical input 1.  $V_{IL}$  refers to the minimum input value known as logical input 0. Table 4 shows the values of the parameters extracted from the voltage transient characteristic. The Noise Margin Low (NML) and Noise Margin High (NMH) values can be calculated from (1) and (2) [31]:

$$NM_L = V_{IL} - V_{OL} \tag{1}$$

$$NM_H = V_{OH} - V_{IH} \tag{2}$$

By placing the values extracted from Fig. 4 in the above equations, the NML and NMH are calculated 0.43 and 0.79 volts, respectively. It is worth noting that depending on whether the input signal is applied to the gate or base electrodes, different circuits can be designed as NOT-gate based on FEBJT. Fig. 4, the manuscript shows one possible configuration for the NOT-gate circuit in which the input is applied to the side gates of both transistors. Each designed inverter circuit would have specific voltage transfer characteristics curves (VTC), which the carrier concentrations and dopant densities can change through the channel. The reason for this change is the resistivity of the channel, which is controllable by different doping concentrations.

Fig. 5 shows the VTC for four different doping levels of the channel. To explain the reason for changing the curves shown in Fig. 4, look back at the schematic of the inverter gate in Fig. 3 inside the manuscript. As shown, there are two complementary FEBJT in a NOT-gate to create inverting behavior. Increasing the doping level of each transistor results in decreasing the channel resistivity in that transistor. By increasing the hole concentrations in pnp FEBJT, the resistivity of the above transistor decrease, and consequently, the VTC shifts to higher voltages in the right side of VTC. When the electron densities increase in npn FEBJT, the resistivity of the bottom transistor decrease and the VTC shifts to the smaller voltages and right side of the curve.



Fig. 3: The designed inverter logic circuit based on FEBJT.

Table 3: Truth table for FEBJT-based inverter logic gate

| Input                                    | $Q_1$ | $Q_2$ | G <sub>E</sub> | G <sub>c</sub>                                                                                                               | G <sub>B</sub>                                                                            | Output |
|------------------------------------------|-------|-------|----------------|------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|--------|
| Low                                      | on    | off   | input          | input                                                                                                                        | Bias(+1v)                                                                                 | High   |
| High                                     | off   | on    | input          | input                                                                                                                        | Bias(+1v)                                                                                 | Low    |
| 1.<br>0.<br>1.<br>0.<br>1.<br>-0.<br>-1. |       | 1.0   | -0.5           | $d_{vini}/d_{vin} = d_{vini}/d_{vin} = d_{vin}/d_{vin}$ $V_{in} = V_{o}$ $d_{vin}/d_{vin}$ $V_{in} = V_{o}$ $V_{in} = V_{o}$ | $-I \qquad   \frown \nabla \text{Vout}($ $ut = V_{TH}$ $u' d_{vin} = -I$ $0.5 \qquad 1.0$ | (v)    |

Fig. 4: The voltage transfer characteristic of the inverter logic gate circuit or not gate with the FEBJT device.



Fig. 5: The VTC for four different doping levels of the channel. By increasing the hole concentrations in pnp FEBJT in NOT-

gate, the resistivity of the above transistor decreases. Consequently, the VTC shifts to higher voltages in the right side of VTC. When the electron densities increase in npn FEBJT, the resistivity of the bottom transistor decrease and the VTC shifts to the smaller voltages and right side of the curve.

#### B. Dynamic Characteristics

Fig. 6 shows the transient response of the inverter circuit based on FEBJT. As is demonstrated in Fig. 6(a), a voltage pulse in the range of (-1V to 1V) with a period of 2 microsecond is applied as the input signal. The output signal is also demonstrated in this figure. As can be seen, the output signal exactly follows the input in reverse. To characterize the dynamic performance of a logic-circuit family, the propagation delay of the basic inverter gate is usually examined [31].

2 microsecond is applied as the input signal. The output signal is also demonstrated in this figure. As can be seen, the output signal exactly follows the input in reverse. To characterize the dynamic performance of a logic-circuit family, the propagation delay of the basic inverter gate is usually examined [24].

Table 4: The value of voltage transfer characteristic parameters

| Voltage         | Amount (v) |
|-----------------|------------|
| V <sub>OH</sub> | 0.95       |
| V <sub>OL</sub> | -0.88      |
| V <sub>IL</sub> | -0.27      |
| V <sub>IH</sub> | 0.16       |
| V <sub>TH</sub> | -0.04      |

The inverter propagation delay time  $(\tau_p)$  is defined as the average of the high to low and low to high propagation delays as follows [31]:

$$\tau_p = \frac{\tau_{phl} + \tau_{plh}}{2} \tag{3}$$

In this equation,  $\tau_{phl}$  and  $\tau_{phh}$  are defined as the required time for the output to reach 50% of the rail-to-rail voltage. Two other parameters to examine the dynamic performance of digital circuits are the rise and the fall time of the output pulse. These two parameters ( $\tau_r$ ) and ( $\tau_f$ ) are defined as the required time for the output to change from 10% to 90% and from 90% to 10% of the rail-to-rail voltage, respectively. The transient responses are zoomed-in Figs. 6(c) and 6(d). The calculated dynamic parameters for the FEBJT inverter are listed in Table 5.

We have measured the output of the proposed inverter gate for four different load capacitors. The propagation delay times decrease when the output capacitor decrease. The rise, fall, and propagation delay times are shown in Fig. 7 as a function of the load capacitor. This curve shows that the parasitic capacitor at the output node is around 500fF. One of a digital circuit's most important design parameters is the Power Delay Product (PDP). This parameter indicates the amount of energy needed to change the output from the maximum value to its minimum value and vice versa. PDP can be calculated from the following equation [31]:

$$PDP = C_{load} \times V_{dd}^{2} \tag{4}$$

 $C_{load}$  is the load capacitance that indicates the output node capacitance, and  $V_{dd}$  is the power supply voltage. There are different solutions for estimating the output node capacitance [31]. Here, we first put an external 1pf capacitor at the output node to calculate the output resistance from the time constant of the output curve (see Fig. 6(b)). After determining the output resistance, we looked back to the output curve of the inverter when no external capacitance was connected (see Fig. 6(a)). By knowing the value of the output resistance (25k $\Omega$ ), the output node capacitance ( $C_{load}$ ) was calculated 0.06 fF from the time constant of the output curve. Using (4), PDP was calculated about 38×10<sup>-17</sup> J. Dynamic power, and the maximum frequency of the inverter logic gate are the other important dynamic parameters that estimate the performance of a new digital family [24]. Using (5) and (6) [31], the maximum frequency and the dynamic power of the FEBJT inverter gate were calculated 0.25THz and 94uW, respectively.

$$F_{max} = \frac{1}{(\tau_{phl} + \tau_{plh})} \tag{5}$$

$$P_D = C_{load} \times V_{dd}^2 \times F_{max} \tag{6}$$

The important digital factors of the FEBJT inverter are compared with other field-effect transistors with an almost similar gate length in Table 6.

### C. Ring Oscillator

In this part, a three-stage ring oscillator based on FEBJT is designed and simulated, and its performance is evaluated and compared with other technologies. Fig. 8(a) demonstrates the designed ring circuit based on FEBJT. This oscillator is a combination of an odd number of inverters, and the output of each stage is given as input to the next stage. The output of the last stage is connected to the first stage, thus forming a ring. Each inverter stage provides a specific delay time; thus, the three-stage circuit starts to oscillate at a particular frequency [30]. The oscillation frequency is the function of the delay time of each stage and the number of stages used in the ring circuit [30]:

$$F_{osc} = \frac{1}{2n\tau_p} \tag{7}$$

N is the number of the stages, and  $\tau_p$  is the delay time of a single inverter stage. Considering n=3 and  $\tau_p$ =2.01p, the oscillation frequency of the designed ring is calculated 85GHz. The output voltage of the ring oscillator based on FEBJT is demonstrated in Fig. 8(b). The performance of the designed ring oscillator is compared with other technologies in the almost similar gate length in Table 7. As can be seen in this table, the operation frequency of the ring oscillator based on FEBJT is larger than the other comparable proposed devices in many published works, and that's while the dynamic power of the inverter stage is smaller than the others.





Fig. 6: The transient response of the inverter circuit based on FEBJT. (a) without the external capacitor, (b) with 1pf external capacitor. (c) The rise up of the output voltage is zoomed,  $\tau_r$  is measured 7.79 ps. (d) The fall down of the output voltage is zoomed,  $\tau_f$  is measured 0.84 ps.

#### **Results and Discussion**

The static and dynamic simulation results for the inverter logic gate based on FEBJT and the calculated performance of the ring oscillator built with FEBJT demonstrate the ability to use FEBJT in the design of digital circuits.



Fig. 7: The output of the proposed inverter gate for four different load capacitors. The rise, fall, and propagation delay time as capacitor function. As can be seen, the propagation delay times decrease when the output capacitor decrease.

Table 5: The value of transient state parameters

| Time              | Amount (s) |
|-------------------|------------|
| tphi              | 1.11p      |
| t <sub>plh</sub>  | 2.89p      |
| t <sub>fall</sub> | 0.84p      |
| trise             | 7.79p      |
| tp                | 2.01p      |

Table 6: Comparison of the Field-effectBJT Reverse Logic Gate with other devices [29], [32]-[36]

| Device       | Structure           | T <sub>p</sub> (ps) | PDP (j)                | Gate<br>Length<br>(nm) |
|--------------|---------------------|---------------------|------------------------|------------------------|
| This<br>work | Field-<br>effectBJT | 2.01                | 38×10 <sup>-17</sup>   | 20                     |
| [29]         | S-FED               | 1.04                | 6.2×10 <sup>-18</sup>  | 25                     |
| [32]         | FINFET              | 8                   | 7.0×10 <sup>-18</sup>  | 20                     |
| [33]         | S-bulk<br>Finfet    | 53000               | 3.0×10 <sup>-13</sup>  | 17                     |
| [34]         | HTFET               | 710                 | 3.6×10 <sup>-20</sup>  | 20                     |
| [35]         | FINFET              | 2.3                 | 0.01×10 <sup>-21</sup> | 16-32                  |
| [36]         | CNTFET              | 24                  | 0.04×10 <sup>-18</sup> | 20                     |





Fig. 8: (a) The designed three-stage ring oscillator circuit based on FEBJT. (b) The oscillation of the three-stage circuit shown in Fig. 6(a). The oscillation frequency is measured 84GHz.

Table 7: The performance of the designed ring oscillator is compared with other technologies [37]-[47]

| Device | Structure | State of ring | Frequency<br>(GHz) | Power <sub>dyn</sub> (w) | Gate<br>length(nm) |
|--------|-----------|---------------|--------------------|--------------------------|--------------------|
| This   | FEBJJT    | 3             | 82                 | 94×10 <sup>-6</sup>      | 20                 |
| WOLK   |           |               |                    |                          |                    |
| [37]   | DJ-JNT    | 3             | 4                  | -                        | 20                 |
| [38]   | FDSOI     | 3             | 2.45               | -                        | 32                 |
| [39]   | Dg-JNT    | 3             | 52                 | -                        | 20                 |
| [40]   | CMOS      | 4             | 8.33               | 435×10 <sup>-6</sup>     | 65                 |
| [41]   | FDSOI     | 3             | 49                 | 3.77×10 <sup>-3</sup>    | 28                 |
| [42]   | CMOS      | 4             | 16                 | 46.2×10 <sup>-3</sup>    | 20                 |
| [43]   | FINFET    | 3             | 40                 | -                        | 20                 |
| [44]   | V-TFET    | 11            | 0.6                | 86×10 <sup>-9</sup>      | 20                 |
| [45]   | DG-FET    | 3             | 4.14               | 12×10-6                  | 20                 |
| [46]   | TFET      | 9             | -                  | 1.5×10 <sup>-15</sup>    | 14                 |
| [47]   | NCFET     | 17            | 2.9                | -                        | 18                 |

## Conclusion

A digital circuit was designed using the FEBJT element. This circuit is an inverter logic gate. Important features and values calculated, such as voltage transient characteristic, transient state, output capacitance, output resistance, and PDP, indicate that FEBJT is applicable for digital applications. Further, it is recommended to research other digital basic circuits with the help of this device with unique features.

# **Author Contributions**

M. Amirmazlaghani designed the experiments. A. Shokri performed the simulations. M. Amirmazlaghani and A. Shokri interpreted the results and wrote the manuscript.

#### Acknowledgement

The authors would like to thank Dr. Farshid Raissi for his scientific comments.

#### **Conflict of Interest**

The author declares that there is no conflict of interests regarding the publication of this manuscript.

## Abbreviations

| FEBJT  | Field-effect Bipolar junction    |
|--------|----------------------------------|
|        | transistor                       |
| BJT    | bipolar junction transistor      |
| PDP    | Power Delay Product              |
| CMOS   | Complementary Metal Oxide        |
|        | Semiconductor                    |
| FET    | Field-effectTransistor           |
| MOSFET | Metal Oxide Semiconductor Field- |
|        | effectTransistor                 |
| NML    | Noise Margin Low                 |
| NMH    | Noise Margin High                |
|        |                                  |

#### References

- [1] J. N. Bureghartz, "Guide to State-of-the-art Electron Devices," John Wiley & Sons, 2013.
- [2] K. Washio, "SiGe HBT and BiCMOS technologies for optical transmission and wireless communication systems," IEEE Trans. Electron devices, 50(3): 656-668, 2003.
- [3] S. Athanasiou, C. A. Legrand, S. Cristoloveanu, P. Galy, "Novel ultrathin FD-SOI BIMOS device with reconfigurable operation," IEEE Trans. Electron Devices, 64(3): 916-922, 2017.
- [4] J. H. Seo, K. Zhang, M. Kim, W. Zhou, Z. Ma, "High-performance flexible BiCMOS electronics based on single-crystal Si nanomembrane," NPJ Flexible Electron., 1(1): 1-7, 2017.
- [5] J. Cai, T. H. Ning, "Bipolar transistors on thin SOI: concept, status and prospect," in Proc. 7th International Conference on Solid-State and Integrated Circuits Technology, 3: 2102-2107, 2004.
- [6] K. Nadda, M. J. Kumar, "Vertical bipolar charge plasma transistor with buried metal layer," Sci. Rep., 5, 7860, 2015.
- [7] S. Raman, P. Sharma, T. G. NeoGi, M. R. Leroy, R. Clark, J. F. McDonald, "On the performance of lateral SiGe heterojunction bipolar transistors with partially depleted base," IEEE Trans. Electron Devices, 62(8): 2377-2383, 2015.
- [8] F. Bashir, S. A. Loan, M. Nizamuddin, H. Shabir, A. M. Murshid, M. Rafat, A. R. Alamoud, S. A. Abbasi, "A novel high performance nanoscaled dopingless lateral PNP transistor on silicon on insulator," in proc. IMECS, 2014.
- [9] A. Sahu, L. K. Bramhane, J. Singh, "Symmetric lateral doping-free BJT: a novel design for mixed signal applications," IEEE Trans. Electron Devices, 63(7): 2684-2690, 2016.
- [10] P. Agnihotri, P. Dhakras, J. U. Lee, "Bipolar junction transistors in two-dimensional WSe2 with large current and photocurrent gains," Nano lett., 16(7): 4355-4360, 2016.
- [11] P. Chevalier, F. Gianesello, A. Pallotta, J. A. Goncalves, G. Bertrand, J. Borrel, L. Boissonnet, E. Brezza, M. Buczko, E. Canderle, D. Celi, "PD-SOI CMOS and SiGe BiCMOS technologies for 5G and 6G communications," in Proc. 2020 IEEE International Electron Devices Meeting (IEDM): 34-4, 2020.
- [12] E. Preisler, "A commercial foundry perspective of SiGe BiCMOS process technologies," in Prpc. 2020 IEEE BiCMOS and Compound Semiconductor Integrated Circuits and Technology Symposium (BCICTS): 1-5, 2020.

- [13] P. Chevalier, F. Gianesello, A. Pallotta, J. A. Goncalves, G. Bertrand, J. Borrel, L. Boissonnet, E. Brezza, M. Buczko, E. Canderle, D. Celi, "PD-SOI CMOS and SiGe BiCMOS Technologies for 5G and 6G communications," in Proc. 2020 IEEE International Electron Devices Meeting (IEDM): 34-4, 2020.
- [14] L. Bramhane, S. Salankar, M. Gaikwad, M. Panchore, "Impact of work function engineering in charge plasma based bipolar devices," Silicon, 14: 3993-3997, 2022.
- [15] A. Sahu, A. Kumar, S. P. Tiwari, "Exploration of logic gates and multiplexer using doping-free bipolar junction transistor," Solid-State Electron., 180, 107994, 2021.
- [16] S. Zafar, M. A. Raushan, S. Ahmad, M. J. Siddiqui, "Reducing offstate leakage current in dopingless transistor employing dual metal drain," Semicond. Sci. Technol., 35(1): 015016, 2019.
- [17] F. Raissi, M. Amirmazlaghani and A. Rajabi, "Field-effect BJT: an adaptive and multifunctional nanoscale transistor," Appl. Nanosci., 1-13, 2022.
- [18] M. Amirmazlaghani, A. Rajabi, "New design of bipolar transistor with field-effect doping," in Proc. KBEI2017, Science and Technology university, 20DEC, 2017.
- [19] F. Raissi, "A brief analysis of the field-effectdiode and breakdown transistor," IEEE Trans. Electron Devices, 43(2): 362-365, 1996.
- [20] F. Raissi, M. Amirmazlaghani, A. Rajabi, "A multifunctional sub-10nm transistor," arXiv preprint arXiv:2108.00297, 2021.
- [21] Q. Zhao, W. Sun, J. Zhao, L. Feng, X. Xu, W. Liu, X. Guo, Y. Liu, H. Yang, "Noise margin, delay, and power model for pseudo-CMOS TFT logic circuits," IEEE Trans. Electron Devices, 64(6): 2635-2642, 2017.
- [22] S. H. C. Baek, K. W. Park, D. S. Kil, Y. Jang, J. Park, K. J. Lee, B. G. Park, "Complementary logic operation based on electric-field controlled spin–orbit torques," Nat. Electron., 1(7): 398-403, 2018.
- [23] H. Elgabra, A. Siddiqui, S. Singh, "Design and simulation of a novel bipolar digital logic technology for a balanced performance in 4H-SiC," IEEE Electron Device Lett., 37(3): 257-260, 2016.
- [24] A. Siddiqui, H. Elgabra, S. Singh, "Design considerations for 4H-SiC lateral BJTs for high temperature logic applications," IEEE J. Electron Devices Soc., 6: 126-134, 2017.
- [25] X. Gao, C. Sui, S. Hemmady, J. Rivera, S. J. Yakura, D. Pommerenke, A. Patnaik, D. G. Beetner, "Modeling static delay variations in push-pull CMOS digital logic circuits due to electrical disturbances in the power supply," IEEE Trans. Electromagn. Compat., 57(5): 1179-1187, 2015.
- [26] K. Nayak, M. Bajaj, A. Konar, P. J. Oldiges, K. Natori, H. Iwai, K. V. Murali, V. R. Rao, "CMOS logic device and circuit performance of Si gate all around nanowire MOSFET," IEEE Trans. Electron Devices, 61(9): 3066-3074, 2014.
- [27] S. Guin, M. Sil, A. Mallik, "Comparison of logic performance of CMOS circuits implemented with junctionless and inversion-mode FinFETs," IEEE Trans. Electron Devices, 64(3): 953-959, 2017.
- [28] T. K. Chiang, "A new device-physics-based noise margin/logic swing model of surrounding-gate MOSFET working on subthreshold logic gate," IEEE Trans. Electron Devices, 64(1): 306-311, 2016.
- [29] B. J. Touchaei, N. Manavizadeh, "Design and simulation of lowpower logic gates based on nanoscale side-contacted FED," IEEE Trans. Electron Devices, 64(1): 306-311, 2016.
- [30] M. A. A. Hafiz, L. Kosuru, M.I. Younis, "Microelectromechanical reprogrammable logic device," Nat. commun., 7(1): 1-9, 2016.
- [31] Y. Leblebici, S. M. Kang, "CMOS digital integrated circuits: analysis and design," McGraw-Hill, 1996.
- [32] A. L. Zimpeck, C. Meinhardt, R. A. L Reis, "Impact of PVT variability on 20 nm FinFET standard cells," Microelectron. Reliab., 55(9-10): 1379-1383, 2015.
- [33] S. Dubey, P. N. Kondekar, "Performance comparison of conventional and strained FinFET inverters," Microelectron. J, 55: 108-115, 2016.

- [34] H. Vallabhaneni, A. Japa, S. Shaik, K. S. R. Krishna, R. Vaddi, "Designing energy efficient logic gates with Hetero junction Tunnel fets at 20nm," in Proc. 2014 2nd International Conference on Devices, Circuits and Systems (ICDCS): 1-5, 2014.
- [35] U. Mushtaq, V. K. Sharma, "Performance analysis for reliable nanoscaled FinFET logic circuits," Analog Integr. Circuits Signal Process., 107(3): 671-682, 2021.
- [36] M. K. Q. Jooq, A. Mir, S. Mirzakuchaki, A. Farmani, "Semi-analytical modeling of high performance nanoscale complementary logic gates utilizing ballistic carbon nanotube transistors," Physica E, 104: 286-296, 2018.
- [37] N. Grag, Y. Pratap, M. Gupta, s. Kabra, "Impact of different localized trap charge profiles on the short channel double gate junctionless nanowire transistor based inverter and Ring Oscillator circuit," AEU Int. J. Electron. Commun., 108: 251-261, 2019.
- [38] S. K. Shelke, V. N. Nitnaware, S. Rode, "Design of ring oscillator with better temperature, supply voltage & process stability with 32nm FDSOI transistor for ISM band application," in Proc. 2017 11th International Conference on Intelligent Systems and Control (ISCO): 311-313, 2017.
- [39] A. Baidya, T. R. Lenka, S. Baishya, "Application of 3D double gate Junctionless transistor for ring oscillator," in Proc. 2016 International Conference on Recent Advances and Innovations in Engineering (ICRAIE): 1-4, 2016.
- [40] S. Salem, M. Tajabadi, M. Saneei, "The design and analysis of dual control voltages delay cell for low power and wide tuning range ring oscillators in 65 nm CMOS technology for CDR applications," AEU Int. J. Electron. Commun., 82: 406-412, 2017.
- [41] M. Abou Chahine, H. Bazzi, A. Mohsen, A. Harb, A. Kassem, "A lownoise voltage-controlled ring oscillator in 28-nm FDSOI technology for UWB applications," AEU Int. J. Electron. Commun., 97: 94-101, 2018.
- [42] J. C. Chien, P. Upadhyaya, H. Jung, S. Chen, W. Fang, A. M. Niknejad, J. Savoj, K. Chang, "2.8 A pulse-position-modulation phase-noisereduction technique for a 2-to-16GHz injection-locked ring oscillator in 20nm CMOS," in Proc. 2014 IEEE International Solid-State Circuits Conference Digest of Technical Papers (ISSCC): 52-53, 2014.
- [43] P. K. Pal, B. K. Kaushik, S. Dasgupta, "Investigation of symmetric dual-k spacer trigate FinFETs from delay perspective," IEEE Trans. Electron Devices, 61(11): 3579-3585, 2014.
- [44] M. R. Tripathy, A. K. Singh, A. Samad, S. Chander, K. Baral, P. K. Singh, S. Jit, "Device and circuit-level assessment of GaSb/Si heterojunction vertical tunnel-FET for low-power applications," IEEE Trans. Electron Devices, 67(3): 1285-1292, 2020.
- [45] S. Seifollahi, S. A. S. Ziabari, A. Kiani-sarkaleh, "A design of nanoscale double-gate FET based ring oscillator with improved oscillation frequency using device engineering," AEU Int. J. Electron. Commun., 134, 153701, 2021.

- [46] H. Lu, P. Paletti, W. Li, P. Fay, T. Ytterdal, A. Seabaugh, "Tunnel FET analog benchmarking and circuit design," IEEE J. Explor. Solid-State Comput. Devices Circuits, 4(1): 19-25, 2018.
- [47] M. Y. Kao, G. Pahwa, A. Dasgupta, S. Salahuddin, C. Hu, "Analysis and modeling of polarization gradient effect on negative capacitance FET," IEEE Trans. Electron Devices, 67(10): 4521-4525, 2020.

#### **Biographies**



Alireza Shokri received M.S. degree from Shahid Rajaee Teacher Training University, Iran in 2020, micro and nano electronics engineering. He is currently a Ph.D. student in Department of Electrical engineering, Shahid Rajaee Teacher Training University, Tehran, Iran, where he is doing research on betavoltaic batteries. His research interest includes nano scale transistors and betavoltaic cell.

- ORCID: 0000-0001-8766-6486
- Web of Science Researcher ID: NA
- Scopus Author ID: NA
- Homepage: NA



Mina Amirmazlaghani received her Ph.D. in the field of Nanoelectronics from K.N.Toosi University, Tehran, Iran, in 2014. Her PhD thesis was about "Design and fabrication of Graphene-based IR and THz detectors". During 2012, she was a visiting researcher at TML (Terahertz and Millimeter wave laboratory), MC2, Chalmers University. She was with AIST, Tsukuba, Japan, early in 2014. From 2014, she has been an assistant professor at electronics department of Shahid Rajaee

University in Tehran, Iran where she has established Nanoelectronics Lab#1 and #2, for simulation and fabrication process, respectively. Her current research interests include Graphene-Based Electronics, Design and Modeling of Nano-Scale Semiconductor Devices, Design and Fabrication of IR and THz Detectors, Beta-cell Batteries based on semiconductors and High Frequency Electronics.

- Email: m.mazlaghani@sru.ac.ir
- ORCID: 0000-0003-4235-3245
- Web of Science Researcher ID: AHC-9391-2022
- Scopus Author ID: NA
- Homepage: https://www.sru.ac.ir/en/faculty/school-of-electricalengineering/mina-amir-mazlaghani/

#### How to cite this paper:

A. Shokri, M. Amirmazlaghani, "Feasibility of Digital Circuit Design Based on Nanoscale Field-Effect Bipolar Junction Transistor," J. Electr. Comput. Eng. Innovations, 11(1): 33-40, 2023.

DOI: 10.22061/JECEI.2022.8287.503

URL: https://jecei.sru.ac.ir/article\_1712.html

